/* -*-Verilog-*-
*******************************************************************************
*
* File:         divide_by_60.v
* RCS:          $Header: $
* Description:  
* Author:       Costas Calamvokis
* Language:     Verilog
* Package:      N/A
* Status:       Experimental (Do Not Distribute)
*
* Copyright (c) 1998 Costas Calamvokis, all rights reserved.
*
*******************************************************************************
*/
![[Up: pulse_per_year d2]](v2html-up.gif)
module divide_by_60
 (
    clk,
    reset,
    enable,
    out);
input clk;
input reset;
input enable;
output out;
reg [5:0] count;
wire  [5:0] new_count = count + 1;
assign out = (count == 6'd59);
always @(posedge clk)
    begin
    if (reset)
        begin
        count = 0;
        end
    else if (enable)
        begin
        if ( out )
            count = 0;
        else
            count = new_count;
        end
    end
endmodule
/*
 *  Click on this link to go back to v2html home page: 
 *    http:../../../v2html.html
 */